## **COSC 221: Computer Organization I** Fall 2013

## Exam #1

Date: Monday, October 7, 2013

Time: 10:30 a.m. – 12:20 p.m.

(Closed Notes\*, Closed Books)

Last Name: Wonsey

First Name: Zane

Student ID#: 0102 1309

<sup>\*</sup> You may use the calc app on the iMac in front of you.

<sup>\*</sup> No web browsing.

<sup>\*</sup> Bring/use pencil and eraser.

<sup>\*</sup> Any illegible answers will considered incorrect.



1. If a floating-point number is represented in normalized form, the most significant digit is non-zero.

2. The exponent of an IEEE Floating point number is encoded in 2's complement representation.

The sign extension operation does not affect the values of the numbers being represented.

4. Combinational logic circuits are structures whose outputs are dependent on past history of information that is stored internally.

True 5. Circuits that contain both p-type and n-type transistors are called CMOS circuits.

6. Given the two 2's complement integers A = 1110101 and B = 10101, we can state that A is greater than B.

<u>false</u> 7. A decoder is used to select one of many inputs.

8. If m is a power of 2, the number of select lines required for an m-input multiplexer is  $log_2m$ .

9. The following addition operation will generate an overflow 11100 + 11100.

true 10. Given n bits, the maximum unsigned integer that can be represented is given by  $2^n$ .

## B. Problem Solving. (80 points)

1. (5 points) What is the hexadecimal equivalent of the decimal number 55? Show how you obtained your answer.

O + 9 a 10 12 3





2. (5 points) Exactly how many distinct items can be uniquely represented with 6 bits?



- 3. What is the 6-bit string that represents -8 if we use the following representations?
  - a. (3 points) Signed magnitude

101000/0

0001000

b. (3 points) 1's complement

110111/0

c. (3 points) 2's complement

111000

d. (3 points) Excess-32

4. (5 points) Find the sum of the following 2s complement binary strings: 111101 + 110.

-3 gg act 11/1/101 Sign 1000011 extention/ overflow problem

- 5. Identify both the 8-bit mask and the Boolean operation needed to accomplish each of the following objectives:
  - a. (5 points) Round-off a given unsigned integer to the next closest even number less than or equal to the given number, e.g.,  $2 \rightarrow 2$ ,  $5 \rightarrow 4$ .



b. (5 points) Convert any decimal digit into its corresponding ASCII value. Note: '0' = 0011 0000, '1' = 0011 0001, '2' = 0011 0010, ..., '9' = 0011 1001.



6. (5 points) Convert the decimal fraction **4.6215** to binary with minimum of 5 places to the right of the binary point. Show how you obtained each bit.

$$00100.100111110001$$
 $2 \times .6215 = 1.243$ 
 $2 \times 0.416 = 0.832$ 
 $2 \times .243 = 0.486$ 
 $2 \times 0.832 = 1.664$ 
 $2 \times .486 = 0.972$ 
 $2 \times .972 = 1.944$ 
 $2 \times .944 = 1.888$ 
 $2 \times .944 = 1.888$ 
 $2 \times .888 = 1.776$ 
 $2 \times .776 = 1.552$ 
 $2 \times .776 = 1.552$ 
 $2 \times .104 = 0.208$ 
 $2 \times .208 = 0.416$ 

7. (5 points) Give the single-precision IEEE 754 bit pattern for the following normalized binary value:



8. (5 points) The following is a transistor-level circuit for a three-input logic gate. What logic gate does it represent?



9. (5 points) Briefly describe what needs to be done in order to set the value of the data bit stored in an R-S latch to a 1.



- 10. A three-input XOR gate can be represented using two 2-input XOR gates as shown below.
  - a. (5 points) Complete the truth table for this logic circuit.



| Α | В   | C | Z = A XOR B XOR C |
|---|-----|---|-------------------|
| 0 | 0   | 0 | 0                 |
| 0 | 0   | 1 | 1                 |
| 0 | , 1 | 0 | - Season          |
| 0 | 1   | 1 | 0                 |
| 1 | 0   | 0 |                   |
| 1 | 0   | 1 | 0                 |
| 1 | 1   | 0 | 3)                |
| 1 | 1   | 1 | Y                 |

b. (5 points) Implement the function Z using an 8-to-1 multiplexer. Label each line.



16

c. (5 points) Generate the gate-level logic circuit for the function Z using a PLA.



\_5